# ECE 361 Computer Architecture Lecture 13: Designing a Pipeline Processor



## Review: Pipeline Control "Data Stationary Control"

- ° The Main Control generates the control signals during Reg/Dec
  - · Control signals for Exec (ExtOp, ALUSrc, ...) are used 1 cycle later
  - · Control signals for Mem (MemWr Branch) are used 2 cycles later
  - · Control signals for Wr (MemtoReg MemWr) are used 3 cycles later



### **Review: Pipeline Summary**

- ° Pipeline Processor:
  - · Natural enhancement of the multiple clock cycle processor
  - · Each functional unit can only be used once per instruction
  - If a instruction is going to use a functional unit:
    - it must use it at the same stage as all other instructions
  - Pipeline Control:
    - Each stage's control signal depends ONLY on the instruction that is currently in that stage

## **Outline of Today's Lecture**

- ° Recap and Introduction
- ° Introduction to Hazards
- ° Forwarding
- ° 1 cycle Load Delay
- ° 1 cycle Branch Delay
- ° What makes pipelining hard
- ° Summary

361 hazards.5

## Its not that easy for computers

- Limits to pipelining: Hazards prevent next instruction from executing during its designated clock cycle
  - structural hazards: HW cannot support this combination of instructions
  - data hazards: instruction depends on result of prior instruction still in the pipeline
  - control hazards: pipelining of branches & other instructions that change the PC
- ° Common solution is to stall the pipeline until the hazard is resolved, inserting one or more "bubbles" in the pipeline







```
Data Hazard on r1

add r1, r2,r3

sub r4, r1, r3

and r6, r1, r7

or r8, r1, r9

xor r10, r1, r11
```

























```
Software Scheduling to Avoid Load Hazards
 Try producing fast code for
        a = b + c;
        d = e - f;
 assuming a, b, c, d ,e, and f
 in memory.
 Slow code:
        LW
               Rb,b
        LW
               Rc,c
        ADD
               Ra,Rb,Rc
        sw
               a,Ra
        LW
               Re,e
        LW
               Rf,f
         SUB
               Rd,Re,Rf
         SW
               d,Rd
361 hazards.23
```

```
Software Scheduling to Avoid Load Hazards
  Try producing fast code for
         a = b + c;
         d = e - f;
  assuming a, b, c, d ,e, and \boldsymbol{f}
  in memory.
  Slow code:
                                Fast code:
                Rb,b
         LW
                                               Rb,b
                                       LW
         LW
                Rc,c
                                       LW
                                               Rc,c
         ADD
                Ra,Rb,Rc
                                       <u>LW</u>
                                               Re,e
         SW
                a,Ra
                                       ADD
                                               Ra,Rb,Rc
         LW
                Re,e
                                       LW
                                               Rf,f
         LW
                Rf,f
                                       <u>sw</u>
                                               a,Ra
                                       SUB
                                               Rd,Re,Rf
         SUB
                Rd,Re,Rf
                                       SW
                                               d,Rd
         SW
                d,Rd
361 hazards.24
```







### **Branch Stall Impact**

- ° If CPI = 1, 30% branch, Stall 3 cycles => new CPI = 1.9!
- $^{\circ}$  2 part solution:
  - · Determine branch taken or not sooner, AND
  - · Compute taken branch address earlier
- ° MIPS branch tests = 0 or ° 0
- ° Solution Option 1:
  - Move Zero test to ID/RF stage
  - · Adder to calculate new PC in ID/RF stage
  - 1 clock cycle penalty for branch vs. 3





## Option 2: Define Branch as Delayed

- ° Worst case, SW inserts NOP into branch delay
- ° Where get instructions to fill branch delay slot?
  - · Before branch instruction
  - · From the target address: only valuable when branch
  - · From fall through: only valuable when don't branch
- ° Compiler effectiveness for single branch delay slot:
  - Fills about 60% of branch delay slots
  - About 80% of instructions executed in branch delay slots useful in computation
  - · about 50% (60% x 80%) of slots usefully filled

361 hazards.31

### When is pipelining hard?

- Interrupts: 5 instructions executing in 5 stage pipeline
  - · How to stop the pipeline?
  - · Restrart?
  - Who caused the interrupt?

Stage Problem interrupts occurring

IF Page fault on instruction fetch; misaligned memory

access; memory-protection violation

ID Undefined or illegal opcode

EX Arithmetic interrupt

MEM Page fault on data fetch; misaligned memory

access; memory-protection violation

## When is pipelining hard?

- Complex Addressing Modes and Instructions
- Address modes: Autoincrement causes register change during instruction execution
  - · Interrupts?
  - · Now worry about write hazards since write no longer last stage
    - Write After Read (WAR): Write occurs before independent read
    - Write After Write (WAW): Writes occur in wrong order, leaving wrong result in registers
    - (Previous data hazard called RAW, for Read After Write)
- Memory-memory Move instructions
  - · Multiple page faults
  - · make progress?

361 hazards.33

### When is pipelining hard?

- ° Floating Point: long execution time
- Also, may pipeline FP execution unit so that can initiate new instructions without waiting full latency

| FP Instruction | Latency | Initiation Rate | (MIPS R4000) |
|----------------|---------|-----------------|--------------|
| Add, Subtract  | 4       | 3               |              |
| Multiply       | 8       | 4               |              |
| Divide         | 36      | 35              |              |
| Square root    | 112     | 111             |              |
| Negate         | 2       | 1               |              |
| Absolute value | 2       | 1               |              |
| FP compare     | 3       | 2               |              |

- $^{\circ}~$  Divide, Square Root take -10X to -30X longer than Add
  - Exceptions?
  - Adds WAR and WAW hazards since pipelines are no longer same length

#### **Hazard Detection**

Suppose instruction i is about to be issued and a predecessor instruction j is in the instruction pipeline.

Rregs (i) = Registers read by instruction i

Wregs (i) = Registers written by instruction i

- ° A RAW hazard exists on register  $\rho$  if  $\exists \rho$ ,  $\rho \in \text{Rregs}(i) \cap \text{Wregs}(j)$
- Keep a record of pending writes (for inst's in the pipe) and compare with operand regs of current instruction.
- When instruction issues, reserve its result register.
- When on operation completes, remove its write reservation.



- ° A WAW hazard exists on register  $\rho$  if  $\exists \rho, \rho \in \text{Wregs}(i) \cap \text{Wregs}(j)$
- ° A WAR hazard exists on register  $\rho$  if  $\exists \rho$ ,  $\rho \in \text{Wregs}(i) \cap \text{Rregs}(j)$

361 hazards.35

### **Avoiding Data Hazards by Design**

Suppose instructions are executed in a pipelined fashion such that Instructions are initiated in order.

° WAW avoidance: if writes to a particular resource (e.g., reg) are performed in the same stage for all instructions, then no WAW hazards occur.

proof: writes are in the same time sequence as instructions.



° WAR avoidance: if in all instructions reads of a resource occur at an earlier stage than writes to that resource occur in any instruction, then no WAR hazards occur.

proof: A successor instruction must issue later, hence it will perform writes only after all reads for the current instruction.

### **First Generation RISC Pipelines**

- ° All instructions follow same pipeline order ("static schedule").
- ° Register write in last stage
- Avoid WAW hazards
- ° All register reads performed in first stage after issue.
- Avoid WAR hazards
- ° Memory access in stage 4
- Avoid all memory hazards
- ° Control hazards resolved by delayed branch (with fast path)
- ° RAW hazards resolved by bypass, except on load results which are resolved by flat (delayed load).

Substantial pipelining with very little cost or complexity.

Machine organization is (slightly) exposed!

Relies very heavily on "hit assumption" of memory accesses in cache

361 hazards.37

#### **Review: Summary of Pipelining Basics**

° Speed Up Š Pipeline Depth; if ideal CPI is 1, then:

 $Speedup = \frac{Pipeline \ depth}{1 + Pipeline \ stall \ cycles \ per \ instruction} \times \frac{Clock \ cycle \ unpipelined}{Clock \ cycle \ pipelined}$ 

- ° Hazards limit performance on computers:
  - structural: need more HW resources
  - · data: need forwarding, compiler scheduling
  - · control: early evaluation & PC, delayed branch, prediction
- Increasing length of pipe increases impact of hazards since pipelining helps instruction bandwidth, not latency
- ° Compilers key to reducing cost of data and control hazards
  - · load delay slots
  - · branch delay slots
- $^{\circ}\,$  Exceptions, Instruction Set, FP makes pipelining harder
- \* Longer pipelines => Branch prediction, more instruction parallelism?